## PIC12(L)F1840

## PIC12(L)F1840 Family Silicon Errata and Data Sheet Clarification

The PIC12(L)F1840 family devices that you have received conform functionally to the current Device Data Sheet (DS40001441F), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC12(L)F1840 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A5).

Data Sheet clarifications and corrections start on page 8, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- 4. Based on the version of MPLAB IDE you are using, do one of the following:
  - For MPLAB IDE 8, select <u>Programmer ></u> Reconnect.
  - b) For MPLAB X IDE, select <u>Window > Dashboard</u> and click the **Refresh Debug**Tool Status icon ( ).
- Depending on the development tool used, the part number and Device Revision ID value appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC12(L)F1840 silicon revisions are shown in Table 1.

#### TABLE 1: SILICON DEVREV VALUES

| Part Number | Device ID <sup>(1)</sup> | Revision ID for Silicon Revision <sup>(2)</sup> |        |  |  |
|-------------|--------------------------|-------------------------------------------------|--------|--|--|
| Fait Number | Device ID.               | A4                                              | A5     |  |  |
| PIC12F1840  | 01 1011 100              | 0 0100                                          | 0 0101 |  |  |
| PIC12LF1840 | 01 1011 110              | 0 0100                                          | 0 0101 |  |  |

Note 1: The Device ID is located in the configuration memory at address 8006h.

2: Refer to the "PIC16F/LF1847/PIC12F/LF1840 Memory Programming Specification" (DS41439) for detailed information on Device and Revision IDs for your specific device.

# PIC12(L)F1840

TABLE 2: SILICON ISSUE SUMMARY

| Module                                   | Feature                   | Item<br>Number | Issue Summary                                                                                       |    | cted<br>ions <sup>(1)</sup> |
|------------------------------------------|---------------------------|----------------|-----------------------------------------------------------------------------------------------------|----|-----------------------------|
|                                          |                           | Number         | -                                                                                                   | A4 | A5                          |
| Oscillator                               | Clock Switching           | 1.1            | Clock switching fails                                                                               | Х  |                             |
| Oscillator                               | Oscillator Start-up Timer | 1.2            | OSTS bit remains clear when 4xPLL enabled.                                                          | Х  | Х                           |
| Oscillator                               | Oscillator Start-up Timer | 1.3            | OSTS bit remains set.                                                                               | Х  |                             |
| Master Synchronous<br>Serial Port (MSSP) | SPI Master mode           | 2.1            | Buffer Full (BF) bit or MSSP Interrupt<br>Flag (SSPIF) bit becomes set half SCK<br>cycle too early. | Х  | Х                           |
| Master Synchronous<br>Serial Port (MSSP) | SPI Slave mode            | 2.2            | SPI master releasing Slave Select during Slave Sleep mode corrupts data.                            | Х  | Х                           |
| Master Synchronous<br>Serial Port (MSSP) | SPI Slave mode            | 2.3            | SPI master enabling Slave Select too early could lose received data in Slave mode.                  | Х  | Х                           |
| Master Synchronous<br>Serial Port (MSSP) | SPI Slave mode            | 2.4            | WCOL is erroneously set in SPI Slave mode during Sleep.                                             | Х  | Х                           |
| EUSART                                   | Auto-Baud Detect          | 3.1            | Auto-Baud Detect may store incorrect count value in the SPBRG registers.                            | Х  |                             |
| LDO                                      | Low-Power Sleep mode      | 4.1            | Unexpected Resets may occur at ambient temperatures below 0°C.                                      | Х  |                             |
| Fixed Voltage<br>Reference (FVR)         | Gain Amplifier Output     | 5.1            | Use of FVR module can cause device Reset.                                                           | Х  | Х                           |
| ECCP                                     | Compare mode              | 6.1            | Compare Toggle mode yields unexpected results.                                                      | Х  | Х                           |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A5).

#### 1. Module: Oscillator

#### 1.1 Clock Switching

When switching clock sources between INTOSC clock source and an external clock source operating at a different power mode, one corrupted instruction may be executed after the switch occurs.

This issue does not affect Two-Speed Start-up or the Fail-Safe Clock Monitor operation.

#### Work around

When clock switching from an external oscillator clock source, first switch to 16 MHz HFINTOSC. Once running at 16 MHz HFINTOSC, configure IRCF to run at desired frequency.

When clock switching from an INTOSC to an external oscillator clock source, first switch from desired INTOSC frequency to HFINTOSC High-Power mode (8 MHz or 16 MHz). Once running from HFINTOSC, switch to the external oscillator clock source.

#### **Affected Silicon Revisions**

| A4 | A5 |  |  |  |
|----|----|--|--|--|
| Χ  |    |  |  |  |

#### 1.2 Oscillator Start-up Timer

When the 4xPLL is enabled, the Oscillator Start-up Timer Status (OSTS) bit always remains clear.

#### Work around

None.

#### **Affected Silicon Revisions**

|   | A4 | A5 |  |  |  |
|---|----|----|--|--|--|
| Ī | Χ  | Χ  |  |  |  |

#### 1.3 Oscillator Start-up Timer (OST) Bit

During the Two-Speed Start-up sequence, the OST is enabled to count 1024 clock cycles. After the count is reached, the OSTS bit is set, the system clock is held low until the next falling edge of the external crystal (LP, XT or HS mode), before switching to the external clock source.

When an external oscillator is configured as the primary clock and Fail-Safe Clock mode is enabled (FCMEN = 1), any of the following conditions will result in the Oscillator Start-up Timer (OST) failing to restart:

- MCLR Reset
- · Wake from Sleep
- Clock change from INTOSC to Primary Clock

This anomaly will manifest itself as a clock failure condition for external oscillators, which take longer than the clock failure time-out period to start.

#### Work around

None.

| A4 | A5 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

## 2. Module: Master Synchronous Serial Port (MSSP)

#### 2.1 SPI Master mode

When the MSSP is used in SPI Master mode and the CKE bit is clear (CKE = 0), the Buffer Full (BF) bit and the MSSP Interrupt Flag (SSPIF) bit becomes set half an SCK cycle early. If the user software immediately reacts to either of the bits being set, a write collision may occur as indicated by the WCOL bit being set.

#### Work around

To avoid a write collision one of the following methods should be used:

Method 1: Add a software delay of one SCK period after detecting the completed transfer (the BF bit or SSPIF bit becomes set) and prior to writing to the SSP1BUF register. Verify the WCOL bit is clear after writing to SSP1BUF. If the WCOL bit is set, clear the bit in software and rewrite the SSP1BUF register.

Method 2: As part of the MSSP initialization procedure, set the CKE bit (CKE = 1).

#### **Affected Silicon Revisions**

| A4 | A5 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 2.2 SPI Slave Mode

When the MSSP module is configured in SPI Slave mode with  $\overline{SS}$  pin control enabled (SSPM = 0100) and the device is in Sleep mode during SPI activity, if the SPI master releases the  $\overline{SS}$  line ( $\overline{SS}$  goes high) before the device wakes from Sleep and updates SSP1BUF, the received data will be lost.

#### Work around

Method 1: The SPI master must wait a minimum of parameter SP83 (1.5 Tcy + 40 ns) after the last SCK edge and the additional wake-up time from Sleep (device dependent) before releasing the SS line.

Method 2: If both the master and slave devices have an available pin, once the slave has completed the transaction and BF or SSPIF is set, the slave could toggle an output to inform the master that the transaction is complete and that it is safe to release the SS line.

#### **Affected Silicon Revisions**

| A4 | A5 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 2.3 SPI Slave Mode

When the MSSP module is configured in SPI Slave mode with SS pin control enabled (SSPM = 0100) and the device is in Sleep mode during SPI activity, if the SPI master enables SS (SS goes low) within 1 Tcy before Sleep is executed, the data written into the SSP1BUF by the slave for transmission will remain in the SSP1BUF, and the byte received by the slave will be completely discarded. The MSb of the data byte that is currently loaded into SSP1BUF will be transmitted on each of the eight SCK clocks, resulting in either a 0x00 or 0xFF address to be incorrectly transmitted. This issue typically occurs when the device wakes up from Sleep to process data and immediately goes back to Sleep during the next transmission.

#### Work around

The SPI slave must wait a minimum of 2.25 \* TCY from the time the  $\overline{SS}$  line becomes active ( $\overline{SS}$  goes low) before executing the Sleep command.

#### Affected Silicon Revisions

| A4 | A5 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 2.4 SPI Slave Mode

When the MSSP module is configured with either of the Slave modes listed below and Sleep is executed during transmission, the WCOL bit is erroneously set. Although the WCOL is set, it does not cause a break in transmission or reception.

Mode 1: SPI Slave mode with  $\overline{SS}$  disabled (SSPM = 0101) and CKE = 0.

Mode 2: SPI Slave mode with SS enabled (SSPM = 0100) and SS not set and then cleared before each consecutive transmission. This typically occurs during multiple byte transmissions in which the master does not release the SS line until all transmission has completed.

#### Work around

Method 1: The WCOL bit can be ignored since the issue does not interfere with MSSP hardware.

Method 2: Clear the SSPEN bit after each transaction, then set SSPEN before next transaction.

| A4 | A5 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 3. Module: EUSART

#### 3.1 Auto-Baud Detect

When using automatic baud detection (ABDEN), on occasion an incorrect count value can be stored at the end of auto-baud detection in the SPBRGH:SPBRGL (SPBRG) registers. The SPBRG value may be off by several counts. This condition happens sporadically when the device clock frequency drifts to a frequency where the SPBRG value oscillates between two different values. The issue is present regardless of the baud rate Configuration bit settings.

#### Work around

When using auto-baud, it is a good practice to always verify the obtained value of SPBRG, to ensure it remains within the application specifications. Two recommended methods are shown below.

For additional auto-baud information, refer to the technical brief TB3069, "Use of Auto-Baud for Reception of LIN Serial Communications Devices: Mid-Range and Enhanced Mid-Range" (DS93069).

#### **EXAMPLE 1:** METHOD 1 – EUSART AUTO-BAUD DETECT WORK AROUND

```
#define SPBRG_16BIT *((*int)&SPBRG;
                                       // define location for 16-bit SPBRG value
const int DEFAULT BAUD = 0 \times 0067;
                                       // Default Auto-Baud value
const int TOL = 0x05;
                                       // Baud Rate % tolerance
const int MIN_BAUD = DEFAULT_BAUD - TOL;// Minimum Auto-Baud Limit
const int MAX_BAUD = DEFAULT_BAUD + TOL; // Maximum Auto-Baud Limit
ABDEN = 1;
                                       // Start Auto-Baud
while (ABDEN);
                                       // Wait until Auto-Baud completes
if((SPBRG_16BIT > MAX_BAUD)||(SPBRG_16BIT < MIN_BAUD))</pre>
                                       // Compare if value is within limits
                                       // if out of spec, use DEFAULT_BAUD
   SPBRG_16BIT = DEFAULT_BAUD);
                                       // if in spec, continue using the
                                       // Auto-Baud value in SPBRG
```

Note:

In firmware, define default, minimum and maximum auto-baud (SPBRG) values according to the application requirements. For example, if the application runs at 9600 baud at 16 MHz, then the default SPBRG value would be (assuming 16-bit/Asynchronous mode) 0x67. The minimum and maximum allowed values can be calculated based on the application. In this example, a  $\pm 5\%$  tolerance is required, so tolerance is 0x67 x 5% = 0x05.

#### **EXAMPLE 2:** METHOD 2 – EUSART AUTO-BAUD DETECT WORK AROUND

```
#define SPBRG 16BIT *((*int)&SPBRG;
                                            // define location for 16-bit SPBRG value
const int DEFAULT_BAUD = 0x0067;
                                           // Default Auto-Baud value
const int TOL = 0x05;
                                           // Baud Rate % tolerance
const int MIN_BAUD = DEFAULT_BAUD - TOL;
                                          // Minimum Auto-Baud Limit
const int MAX_BAUD = DEFAULT_BAUD + TOL;
                                          // Maximum Auto-Baud Limit
int Average_Baud;
                                           // Define Average_Baud variable
                                           // Define Integrator variable
int Integrator;
Average_Baud = DEFAULT_BAUD;
                                           // Set initial average Baud rate
Integrator = DEFAULT_BAUD*15;
                                           // The running 16 count average
ABDEN = 1;
                                           // Start Auto-Baud
while (ABDEN);
                                           // Wait until Auto-Baud completes
Integrator+ = SPBRG_16BIT;
Average_Baud = Integrator/16;
if((SPBRG_16BIT > MAX_BAUD)||(SPBRG_16BIT < MIN_BAUD))</pre>
                                           // Check if value is within limits
   SPBRG_16BIT = Average_Baud;
                                           // If out of spec, use previous average
else
                                           // If in spec, calculate the running
                                           // average but continue using the
                                           // Auto-Baud value in SPBRG
   Integrator+ = SPBRG_16BIT;
   Average_Baud = Integrator/16;
   Integrator- = Average_Baud;
```

Note:

Similar to Method 1, define default, minimum and maximum auto-baud (SPBRG) values. In firmware, compute a running average of SPBRG. If the new SPBRG value falls outside the minimum or maximum limits, then use the current running average value (Average\_Baud), otherwise use the auto-baud SPBRG value and calculate a new running average. For example, if the application runs at 9600 baud at 16 MHz, then the default SPBRG value would be (assuming 16-bit/Asynchronous mode) 0x67. The minimum and maximum allowed values can be calculated based on the application. In this example, a  $\pm 5\%$  tolerance is required, so tolerance is  $0x67 \times 5\% = 0x05$ .

| <b>A4</b> | A5 |  |  |  |
|-----------|----|--|--|--|
| Χ         |    |  |  |  |

4. Module: LDO

#### 4.1. Low-Power Sleep Mode

On very rare occasions, and under the below conditions, the LDO voltage will drop below the minimum VDD, causing unexpected device Resets.

- 1. Ambient temperatures below 0°C
- 2. While in Sleep mode
- VREGCON configured for Low-Power Sleep mode (VREGPM = 1)

#### Work around

For applications that operate at ambient temperatures below  $0^{\circ}$ C, use the LDO voltage regulator in Normal Power mode (VREGPM = 0).

#### **Affected Silicon Revisions**

| A4 | A5 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 5. Module: Fixed Voltage Reference (FVR)

#### 5.1 Gain Amplifier Output

When using the FVR module, if the gain amplifier outputs are set via the CDAFVR or ADFVR bits in FVRCON while the module is disabled (FVREN = 0), the internal oscillator frequency may shift, device current consumption can increase, and a Brown-out Reset may occur.

#### Work around

Set the FVREN bit of FVRCON to enable the module prior to adjusting the amplifier output selections with the CDAFVR and ADFVR bits. If switching from the 4x output setting to the 1x output setting, select the 2x output setting as an intermediary step. Always set the amplifier output selections to off ('00') before disabling the FVR module.

#### **Affected Silicon Revisions**

| A4 | A5 |  |  |  |
|----|----|--|--|--|
| Χ  | X  |  |  |  |

#### 6. Module: ECCP

#### 6.1 Compare Mode

The ECCP Compare Toggle mode (CCP1M<3:0> bits = 0010) works properly as long as the Timer1 Prescaler value is configured to 1:1. When the Timer1 prescaler value is configured to any other value, the ECCP Compare output yields unexpected results.

#### Work around

Only use the Compare Toggle mode when the Timer1 Prescaler value is set to 1:1.

| <b>A4</b> | A5 |  |  |  |
|-----------|----|--|--|--|
| Χ         | Х  |  |  |  |

## PIC12(L)F1840

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS40001441F):

Note:

Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

None.

## APPENDIX A: DOCUMENT REVISION HISTORY

#### **Rev A Document (02/2012)**

Initial release of this document.

#### **Rev B Document (02/2013)**

Added MPLAB X IDE; Added Silicon Revision A5; Added Module 2, Resets.

Data Sheet Clarifications: Removed Module 1 (Oscillator); Added new Module 1, Electrical Specifications.

#### **Rev C Document (11/2014)**

Added Module 3, MSSP; Other minor corrections.

Data Sheet Clarifications: Removed Module 1, Electrical Specifications.

#### **Rev D Document (07/2015)**

Added Modules 3.2 to 3.4 (MSSP); Removed Module 1.1 (Oscillator: HFINTOSC Ready/Stable Bit).

#### **Rev E Document (05/2016)**

Removed Module 2 (Resets); Added Modules 1.3, 3, 4, 5 and 6. Other minor corrections.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELoQ, KEELoQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2012-2016, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-0571-9

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis
Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

**Hong Kong** 

Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829

Fax: 86-24-2334-2829

Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040

Fax: 86-756-3210040

India - Bangalore Tel: 91-80-3090-4444

Fax: 91-80-3090-4123
India - New Delhi
Tel: 04 44 4460 8624

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065

Fax: 63-2-634-9069

**Singapore** 

Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828

Taiwan - Taipei

Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0

Fax: 49-89-627-144-44 **Italy - Milan** Tel: 39-0331-742611

Fax: 39-0331-466781

Italy - Venice

Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Poland - Warsaw** Tel: 48-22-3325737

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15